

## Technology Insight: Intel's Next Generation Microarchitecture Code Name Skylake

Julius Mandelblat, Senior Principal Engineer, Intel





Introduction and Overview Core Microarchitecture Interconnect and Memory Power and Thermal Other IPs and Technologies Chipset Highlights Overclocking Summary and Q&A



Intel Next Generation Microarchitecture Code Name Skylake

Introduction and Overview Core Microarchitecture Interconnect and Memory Power and Thermal Other IPs and Technologies Chipset Highlights Overclocking Summary and Q&A







## WHAT IS SKYLAKE? Using 14nm benefits to deliver New Microarchitecture improvements for client and server





## **Skylake Development Adventure**



### **Finish** 20x TDP scale 4x form factor range Both PC and tablet I/O set 40%-60% less SoC power on video, multimedia, winidle



## **Product Development Vectors**



#### Form factor reduction

Support small form factor platforms

Battery life scenarios power reduction and energy efficiency

Continues Intel® Architecture performance improvement

Improved GFX performance and multimedia capabilities

New security technologies



Intel Next Generation Microarchitecture Code Name Skylake

## Intel's Skylake Microarchitecture

Increased chipset I/O throughput, Tablet I/Os, Audio DSP Upgrade, Sensor Hub

Higher resolution display

Bigger/wider core, better instruction per clock, improved power efficiency

Enhanced ring/LLC for improved throughput



**Integrated camera ISP** 

## Extended overclocking capabilities

**Faster DDR Memory** 

Advanced Processor Graphics GT3 + eDRAM, GT4 + eDRAM; OpenCL<sup>™</sup> 2.0 API, DirectX<sup>®</sup> 12, OpenGL\* 4.4



Intel Next Generation Microarchitecture Code Name Skylake

Introduction and Overview Core Microarchitecture Interconnect and Memory Power and Thermal Other IPs and Technologies Chipset Highlights Overclocking Summary and Q&A







### **Core Microarchitecture Development Vectors**





### SKL Core Microarchitecture at a Glance (1 of 2)

#### **Segment optimization**

- Dedicated server and client IP configurations Improved front-end
- Higher capacity, improved Branch Predictor
- Wider Instruction supply with deeper buffers
- Faster prefetch

#### **Deeper Out-of-Order buffers**

• Extract more instruction parallelism

#### Improved execution units

- Shorter latencies
- More units
- Power down when not in use
- Speedup of AES-GCM and AES-CBC by 17% and 33% accordingly





### SKL Core Microarchitecture at a Glance (2 of 2)

#### More load/store bandwidth

- Prefetcher improvements
- Deeper store buffer, fill buffer and write-back buffer
- Improved page miss handling
- Better L2 cache miss bandwidth
- New instructions for better cache management

#### Improved Hyper-Threading

• Wider retirement





## **Instruction Window Keeps Increasing**

|                       | Sandy Bridge | Haswell | SkyLake     |
|-----------------------|--------------|---------|-------------|
| Out-of-order Window   | 168          | 192     | 224 🛧       |
| In-flight Loads       | 64           | 72      | 72          |
| In-flight Stores      | 36           | 42      | 56 🛨        |
| Scheduler Entries     | 54           | 60      | 97 👚        |
| Integer Register File | 160          | 168     | 180 👚       |
| FP Register File      | 144          | 168     | 168         |
| Allocation Queue      | 28/thread    | 56      | 64/thread 📤 |

### Extract more parallelism in every generation



## **New Security Technologies**

- Skylake core supports Intel<sup>®</sup> Software Guard Extensions (Intel<sup>®</sup> SGX) technology
  - Supports new instructions and flows to create and isolate enclaves from malware and privileged software attacks
  - Enables usage of trusted memory regions (trusted enclaves)
- Intel<sup>®</sup> Memory Protection Extensions (Intel<sup>®</sup> MPX) implementation
  - Memory (both stack and heap) buffer boundary testing prior to memory accesses, to ensure the physical memory access falls within the bounds of the memory allocated to the calling process



## **Power Optimizations in the SKL Core**

- Dynamic consumption based resource configuration
  - Power Gating of Intel<sup>®</sup> AVX2 (Intel<sup>®</sup> Advanced Vector Extensions 2) hardware when it is not used
  - Downscaling of underused resources
- Improved scenario based power (e.g. media playback) for great mobile experience
  - Idle power reduction
  - C1 state power reduction: improved dynamic capacitance (C<sub>dyn</sub>)

Better performance/Watt for the core, including focus on power at low utilization



Introduction and Overview Core Microarchitecture Interconnect and Memory Power and Thermal Other IPs and Technologies Chipset Highlights Overclocking Summary and Q&A







## **Next Generation Cache and Memory Solutions**

- Double throughput of the last level cache (LLC) miss handling
- Fabric throughput was doubled without sacrificing power
- New eDRAM cache architecture, more products with eDRAM
- Support of faster DDR memory
- Main memory security and integrity engine
  - Used for Intel<sup>®</sup> Software Guard Extension (Intel<sup>®</sup> SGX) and other securitycritical data
- Improved memory QoS for high resolution displays and integrated image signal processor (ISP)



### eDRAM Based Cache



### **eDRAM Based Cache**



## eDRAM as Memory Side Cache

- Observed by all memory accesses, i.e. fully coherent
- Not architectural; can cache any data including "uncacheable memory" types
- No need to flush it for coherency maintenance
- Available for use by I/O devices and Display engine
- For optimal performance GFX driver may choose caching of particular data in the eDRAM only and not in the LLC

Introduction and Overview Core Microarchitecture Interconnect and Memory Power and Thermal Other IPs and Technologies Chipset Highlights Overclocking Summary and Q&A







### **Power Reduction**

Same process as Broadwell requires microarchitecture and design innovation to further reduce active and average power

- Reductions in every part of interconnects, inside IPs, I/O, PLLs etc.
- Drastic power reduction vs. previous generation SoC power in video playback, multimedia, and win-idle
- Low power support of high resolution panels (example: 25x14 -> 32x18: 1.6x pixels but only 1.2x power)
- More active power budget remains for real compute on IA/GT in power limited form factors (especially in fanless designs)



## **Optimized Energy Efficiency**

- Intel<sup>®</sup> Speed Shift Technology OS hints about energy/performance preference. H/W performs the actual P-state control (autonomous)
  - Optimized frequency selection for low residency workloads, no longer a static knee point (*Race to Halt*)
  - Optimized frequency selection for best energy to performance trade offs
  - Kick down frequency (from idle) for best responsiveness while taking energy consumption into account
- **Duty Cycle Control** of the cores to reduce leakage power on very low power envelops while providing higher frequency and overall performance



## **Voltage and Thermal Optimizations**

- More Intel<sup>®</sup> Speed Step Technology domains: System Agent, DDR and eDRAM I/O. Provide better performance on low bandwidth usages by increasing cores and/or graphics frequency on the account of the system agent and memory subsystem
- Provide skin temperature control services to the OEM
- Better thermal control on high junction temperature workloads, provide smooth frequency and much lower throttling

Introduction and Overview Core Microarchitecture Interconnect and Memory Power and Thermal Other IPs and Technologies Chipset Highlights Overclocking Summary and Q&A





Intel Next Generation Microarchitecture Code Name Skylake

## Integrated Image Signal Processor

Intel Next Generation Microarchitecture Code Name Skylake





## **Imaging Solution in Skylake**



### **Complete Imaging & Camera Solution**

- Full hardware and software integration
- Optimized module/sensor support:
  - Support up to 4 cameras (2 concurrent)
  - Up to 13MP sensors
- Premium quality imaging optimized system (ISP+ CPU + GPU + display)
- Partnerships with sensor ecosystem for TTM, reduced engineering costs, smaller form factors

#### **Integrated ISP for Greater Efficiency**

- BOM reduction
- Reduced module footprint
- Enables smaller and thinner form factors
- Power optimized
- Enables advanced imaging and camera features



## **Skylake ISP Advanced Capabilities**



HDR

Ultra Low Light Capture

Face Detection and Recognition Smart Shutter (smile, blink) **Group Photo** 

**13MP Zero Shutter Lag** Low power, high performance 1080p60 / 2160p30 video capture Premium Image Quality





**Burst Capture** Zero shutter lag (13MP)



Full resolution still capture during video recording



Multi-stream Video capture (2 concurrent streams)





## Intel<sup>®</sup> Software Guard Extensions (Intel<sup>®</sup> SGX)

Intel Next Generation Microarchitecture Code Name Skylake





## Intel<sup>®</sup> Software Guard Extensions (Intel<sup>®</sup> SGX)

- New instructions for creating and launching application-level trusted execution environments (TEE). Each instance of such an environment is called an enclave
- Allow any application to keep a secret
  - A secret can be code, data or both.
- Provides for integrity and confidentiality
  - Helps against software attacks, including privileged/kernel software
  - Protects against most hardware attacks. Enclave's DRAM protected against SW and HW attacks (integrity protection)
  - If trusted code is compromised, it will not launch
  - Protected secret cannot be retrieved via processor debug tools (e.g. ITP)



## Graphics Media and Display Details in Follow-On Session:

SPCS003 "Next Generation Intel® Processor Graphics Architecture for Tablet, Client, and Workstation" In this same room starting at 1:15pm today

tel Next Generation Microarchitecture Code Name Skylake





Introduction and Overview **Core Microarchitecture** Interconnect and Memory Power and Thermal **Other IPs and Technologies Chipset Highlights** Overclocking Summary and Q&A





Intel Next Generation Microarchitecture Code Name Skylake

## **Skylake Chipset Family**

- Power efficiency through new features such as HW autonomous power gating with retention flops, on-die power meter and throttling
- I/O focus:
  - Low power I/Os: eMMC, UFS, SDXC, CSI-2 for camera ISP in mobile SKUs
  - PCIe® and DMI upgraded to Gen3
  - More high speed I/Os (configurable as PCIe/SATA/USB3)
- Innovations:
  - Continued focus on Audio
  - Integrated Intel<sup>®</sup> Sensor Solution hub



Introduction and Overview Core Microarchitecture Interconnect and Memory Power and Thermal Other IPs and Technologies Chipset Highlights Overclocking Summary and Q&A







## **Overclocking Architecture Overview**





- Unlocked core ratios up to 83 in 100MHz increments<sup>†</sup>
- Complete Turbo overrides for Voltage, Power Limits, IccMax



#### Graphics Frequency (pGfx)

- Unlocked graphics ratios up to 60 in 50MHz increments†
- Turbo Voltage controls



- Options for 100 and 133 MHz steps<sup>†</sup>
- Logical ratios up to at least 4133 MHz<sup>†</sup>

### BCLK

- Separated from PCIe clock
- Chipset clock controller
- 1MHz increments
- Up to 200 MHz or higher<sup>†</sup>
- Note: Discrete clocking solutions exist which support finer than 1MHz increments and ranges far >250MHz<sup>+</sup>



## **Extreme Overclocking Achievements**

### Achieved on launch day<sup>†</sup>

100

36

#### SKYLAKE LAUNCH: 7 WORLD RECORDS, 10 GLOBAL FIRST PLACES

|                                                          | BENCHMARK                      |       | SCORE    | OVE    | RCLOCKER | MOTHERBOARD               | MEMORY            |  |  |
|----------------------------------------------------------|--------------------------------|-------|----------|--------|----------|---------------------------|-------------------|--|--|
| WR                                                       | PiFast                         |       | 9,47     |        | dRweEz   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| WR                                                       | 3DMark05                       |       | 78917    |        | Dancop   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| WR                                                       | 3DMark06                       |       | 61613    |        | der8auer | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| WR                                                       | 3DMark2001 SE                  |       | 199091   |        | elmor    | ASUS Maximus VIII Gene    | G.SKILL Ripjaws 4 |  |  |
| WR                                                       | Aquamark                       |       | 596039   |        | Dancop   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| WR                                                       | 3DMark03                       |       | 307658   |        | der8auer | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| WR                                                       | Unigine Heaven - Xtreme Preset |       | 9511,916 |        | Dancop   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| GFP                                                      | 3DMark03                       | 1xGPU | 294423   |        | Dancop   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| GFP                                                      | Cinebench - R11.5              | 4xCPU | 15,83    |        | der8auer | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| GFP                                                      | Cinebench - R15                | 4xCPU | 1410     | $\geq$ | dRweEz   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| GFP                                                      | Geekbench3 - Multi Core        | 4xCPU | 27271    | $\geq$ | dRweEz   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| GFP                                                      | GPUPI for CPU - 1B             | 4xCPU | 241,055  |        | Dancop   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| GFP                                                      | HWBOT Prime                    | 4xCPU | 7675,29  |        | Dancop   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| GFP                                                      | wPrime - 1024m                 | 4xCPU | 98,967   |        | der8auer | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| GFP                                                      | wPrime - 32m                   | 4xCPU | 3,152    |        | der8auer | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| GFP                                                      | XTU                            | 4xCPU | 1731     |        | FUGGER   | ASUS Maximus VIII Gene    | HyperX Predator   |  |  |
| GFP                                                      | Unigine Heaven - Xtreme Preset | 1xGPU | 7619,562 |        | Dancop   | ASUS Maximus VIII Extreme | G.SKILL Ripjaws 4 |  |  |
| (Table as of August 5, 2015. Source: hwbot.org database) |                                |       |          |        |          |                           |                   |  |  |

# cy Standings

### Frequency Standings using Liquid Nitrogen<sup>†</sup>

- 4-Core @ 6.8 GHz
- DDR4 @ 4,795MT/s
- BCLK @ 552 MHz

Disclaimer: These overclocking results are not typical. Scores were achieved by extreme overclockers using LN2 and other advanced techniques not commonly available to average consumers. Overclocking results are not guaranteed nor covered by warranty. Extreme risk taking!

#### <sup>†</sup>Source: HWBOT article dated 2015-08-07

http://hwbot.org/newsflash/2983\_skylake\_the\_day\_after\_7\_world\_records\_and\_10\_global\_first\_places



Introduction and Overview Core Microarchitecture Interconnect and Memory Power and Thermal Other IPs and Technologies Chipset Highlights Overclocking Summary and Q&A



Intel Next Generation Microarchitecture Code Name Skylake

## **Summary and Next Steps**

- The new Skylake SoC delivers record level performance and user experience into small form factor personal computing
- Our new product opens for product developers an ability to choose from wide range of platform capabilities and to develop optimal products for wide range of thermal envelopes and IO solutions
- Skylake introduces exciting overclocking capabilities

### **Additional Sources of Information**

• A PDF of this presentation is available is available from our Technical Session Catalog: <u>www.intel.com/idfsessionsSF</u>. This URL is also printed on the top of Session Agenda Pages in the Pocket Guide.

## **Other Technical Sessions**

|              | Session ID | Title                                                                                                                                 | Day  | Time | Room                            |
|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|---------------------------------|
| $\checkmark$ | ARCS001    | Intel <sup>®</sup> Architecture, Code Name Skylake Deep Dive: A New Architecture to<br>Manage Power Performance and Energy Efficiency | Tues | 2:30 | 2009                            |
| $\checkmark$ | ARCS002    | Software Optimizations Become Simple with Top-Down Analysis Methodology on Intel® Microarchitecture, Code Name Skylake                | Tues | 2:30 | 2006                            |
| $\checkmark$ | SPCS003    | Technology Insight: Next Generation Intel® Processor Graphics Architecture,<br>Code Name Skylake                                      | Tues | 1:15 | 3016                            |
| ✓            | SPCS012    | Zoom-in on Your Code with Intel® Processor Trace and Supporting Tools (No PDF available or audio)                                     | Tues | 5:30 | Showcase<br>Networking<br>Plaza |
| $\checkmark$ | ARCS003    | Intel® Architecture Code Name Skylake Deep Dive: Hardware-Based Security for Windows® 10                                              | Tues | 4:00 | 2006                            |

### ✓ = DONE

A PDF of this presentation is available is available from our Technical Session Catalog: <u>www.intel.com/idfsessionsSF</u>. This URL is also printed on the top of Session Agenda Pages in the Pocket Guide.

## **Legal Notices and Disclaimers**

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at intel.com, or from the OEM or retailer.

No computer system can be absolutely secure.

Tests document performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit <a href="http://www.intel.com/performance">http://www.intel.com/performance</a>.

Cost reduction scenarios described are intended as examples of how a given Intel-based product, in the specified circumstances and configurations, may affect future costs and provide cost savings. Circumstances will vary. Intel does not guarantee any costs or cost reduction.

This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest forecast, schedule, specifications and roadmaps.

Statements in this document that refer to Intel's plans and expectations for the quarter, the year, and the future, are forward-looking statements that involve a number of risks and uncertainties. A detailed discussion of the factors that could affect Intel's results and plans is included in Intel's SEC filings, including the annual report on Form 10-K.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

Intel does not control or audit third-party benchmark data or the web sites referenced in this document. You should visit the referenced web site and confirm whether referenced data are accurate.

Intel, and the Intel logo are trademarks of Intel Corporation in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

© 2015 Intel Corporation.